

# Dayananda Sagar College of Engineering

### Department of Electronics and Communication Engineering Shavige Malleshwara Hills, Kumaraswamy Layout, Bengaluru – 560 078.

(An Autonomous Institute affiliated to VTU, Approved by AICTE & ISO 9001:2008 Certified)

Accredited by National Assessment and Accreditation Council (NAAC) with 'A' grade

### **Open Ended Experiment**

Course: ADD Laboratory Semester: 6(A1) Course Code: 21EC62 Date: 22/06/2024

### A Report on

### **DICE GAME**

### Submitted by

USN:1DS21EC001 NAME: A Himanshu

USN: 1DS21EC006 NAME: Abhinav Sundriyal USN:1DS21EC016 NAME: Aditya Pawaskar

USN:1DS21EC020 NAME: Ajay HR

Faculty In-charge: Dr. Madhura R

**Signature of Faculty In-charge** 

## **Introduction**

The Dice Game is a simple game that utilizes basic principles of digital design and state machines. The game is based on rolling a pair of dice and evaluating the outcome according to specific rules. The primary goal is to reach a winning state by rolling certain sums, while avoiding losing conditions. This game serves as an excellent example for understanding state machines, as well as for practicing the design and implementation of digital systems using Hardware Description Languages (HDLs) such as Verilog.

In this project, we designed and implemented a Dice Game using Verilog HDL. The game consists of different states including initial state, rolling state, win state, lose state, and a roll again state. Each state transitions based on specific inputs, such as the sum of the dice roll and control signals. The design is tested and verified using a testbench, ensuring that all possible scenarios are accounted for and that the system behaves as expected.

## **Block Diagram**



Fig1. Dice Game



Fig2. Flowchart

The Dice Game is designed using a finite state machine (FSM) approach. The FSM has five primary states:

- 1. **WAIT**: The initial state where the system waits for the player to press the roll button (Rb).
- 2. **FIRST\_ROLL**: This state represents the first roll of the dice. The outcome of this roll determines the next state.
- 3. **WIN\_STATE**: The player reaches this state if they roll a winning sum (7 or 11) on the first roll or match the point in subsequent rolls.
- 4. **LOSE\_STATE**: The player reaches this state if they roll a losing sum (2, 3, or 12) on the first roll or roll a 7 in subsequent rolls.
- 5. **ROLL\_AGAIN**: If the player rolls any other number on the first roll, this state is activated. The rolled number is set as the point, and the player continues to roll until they either match the point (win) or roll a 7 (lose).

## **RTL Code**

```
module dice_game (
                     ile dice_game (
input rb,
input reset,
input clk,
input [3:0] sum,
output reg roll,
output reg win,
output reg lose
          );
10
                      // State declarations
reg [2:0] state, nextstate;
reg [3:0] point;
reg sp;
13
14
15
16
                     parameter WAIT = 3'b000;
parameter FIRST_ROLL = 3'b001;
parameter WIN_STATE = 3'b010;
parameter LOSE_STATE = 3'b011;
parameter ROLL_AGAIN = 3'b100;
18
19
20
21
                     always @(posedge clk or posedge reset) begin
   if (reset) begin
      state <= WAIT;
end else begin
      state <= nextstate;
end</pre>
22
23
24
25
26
                     always @(rb or reset or sum or state) begin
  // Default outputs
  sp <= 1'b0;
  roll <= 1'b0;
  win <= 1'b0;
  lose <= 1'b0;</pre>
30
34
35
36
37
                                case (state)
                                          wAIT: begin
   if (rb) begin
      nextstate <= FIRST_ROLL;
end
else begin
      nextstate <= WAIT;
end
end</pre>
38
39
40
41
42
43
44
45
                                           end
FIRST_ROLL: begin
    if (rb) begin
        roll <= 1'b1;
end</pre>
46
47
48
49
                                                     end
else if (sum == 7 || sum == 11) begin
nextstate <= WIN_STATE;
end
50
                                                     end
else if (sum == 2 || sum == 3 || sum == 12) begin
    nextstate <= LOSE_STATE;
end</pre>
53
                                          end
else begin
sp <= 1'b1;
nextstate <= ROLL_AGAIN;
end
54
55
56
57
58
59
                                          end
WIN_STATE: begin
    win <= 1'b1;
    if (reset) begin
        nextstate <= WAIT;</pre>
61
62
63
64
65
                                          end
end
66
                                          end
LOSE_STATE: begin
   lose <= 1 b1;
   if (reset) begin
       nextstate <= WAIT;</pre>
67
68
69
                                            end
end
70
71
72
73
74
75
76
77
                                          end
ROLL_AGAIN: begin
   if (rb) begin
   roll <= 1'b1;</pre>
                                                                if (sum == point) begin
    nextstate <= WIN_STATE;
end</pre>
78
79
80
                                                               end
else if (sum == 7) begin
nextstate <= LOSE_STATE;
end
else begin
nextstate <= ROLL_AGAIN;
end</pre>
81
82
                                          end
end
85
86
                     end
endcase
end
89
90
                     always @(posedge clk) begin
   if (sp) begin
      point <= sum;
   end</pre>
93
94
                      end
           endmodule
98
```

## **Testbench**

```
module dice_game_tb;
3
        reg rb;
 4
         reg reset;
 5
         reg clk;
 6
         reg [3:0] sum;
        wire roll;
 8
        wire win;
9
        wire lose;
10
11
         dice_game uut (
12
            .rb(rb),
13
             .reset(reset),
14
             .clk(clk),
15
             .sum(sum),
16
             .roll(roll),
17
             .win(win),
18
             .lose(lose)
19
        );
20
        always #5 clk = ~clk;
21
22
23
        initial begin
            $monitor("At time %t: rb = %b, reset = %b, clk = %b, sum = %d, roll = %b, w
24
    in = %b, lose = %b",$time, rb, reset, clk, sum, roll, win, lose);
25
26
             //Initialize
27
             clk = 0;
28
             rb = 0;
29
             reset = 1;
             sum = 4'd0;
30
31
32
             #10 reset = 0;
33
34
             //case 1
             #10 \text{ rb} = 1;
35
             #10 rb = 0; sum = 4'd7; //win
36
37
38
             #10 reset=1;
39
             #10 reset=0;
40
41
             //case 2
42
             #20 \text{ rb} = 1;
43
             #10 rb = 0; sum = 4'd3; //lose
44
45
             #10 reset=1;
46
             #10 reset=0;
47
             // Test case 3
48
49
             #20 \text{ rb} = 1;
50
             #10 rb = 0; sum = 4'd4; //go to ROLL_AGAIN state
             #20 \text{ rb} = 1;
51
             #10 rb = 0; sum = 4'd4; //win
52
53
54
             #10 reset=1;
55
             #10 reset=0;
56
57
             // Test case 4
58
             #20 \text{ rb} = 1;
59
             #10 rb = 0; sum = 4'd12; //go to ROLL_AGAIN state
60
             #20 \text{ rb} = 1;
61
             #10 rb = 0; sum = 4'd7; //lose
62
63
             #20 $finish;
        end
64
65
    endmodule
```

## **Simulation Results**





### 1. Initialization Phase:

- a. At time 0: The reset is high, initializing the system. rb is low, and clk is 0.
- b. At time 10: The reset is deasserted, and the system is ready for operation.

### 2. Case 1: Immediate Win:

- a. At time 20: rb is asserted (1) to indicate the start of a new game.
- b. At time 30: rb is deasserted, and sum is set to 7. The system enters FIRST\_ROLL state, detects sum of 7, and moves to WIN STATE.
- c. win signal goes high, indicating a win.

#### 3. Case 2: Immediate Lose:

- a. At time 70: rb is asserted again for a new game.
- b. At time 80: rb is deasserted, and sum is set to 3. The system enters FIRST\_ROLL state, detects sum of 3, and moves to LOSE\_STATE.
- c. Lose signal goes high, indicating a loss.

### 4. Case 3: Roll Again and Win:

- a. At time 120: rb is asserted for a new game.
- b. At time 130: rb is deasserted, and sum is set to 4. The system enters FIRST\_ROLL state, detects sum of 4, and moves to ROLL\_AGAIN state, storing sum as point.
- c. At time 150: rb is asserted again.
- d. At time 160: rb is deasserted, and sum is set to 4 again, which matches point. The system moves to WIN\_STATE.
- e. win signal goes high, indicating a win.

### 5. Case 4: Roll Again and Lose:

- a. At time 200: rb is asserted for a new game.
- b. At time 210: rb is deasserted, and sum is set to 12. The system enters FIRST\_ROLL state, detects sum of 12, and moves to ROLL\_AGAIN state, storing sum as point.
- c. At time 230: rb is asserted again.
- d. At time 240: rb is deasserted, and sum is set to 7, which is a losing condition in ROLL\_AGAIN state. The system moves to LOSE STATE.
- e. Lose signal goes high, indicating a loss.

## **Results**

The Dice Game Verilog module successfully simulates the classic game of Craps, implementing the game's state transitions and win/lose conditions accurately. The testbench effectively verifies all critical scenarios, demonstrating that the module behaves as expected under various conditions.